Journal of Systems Engineering and Electronics ›› 2013, Vol. 24 ›› Issue (3): 382-.doi: 10.1109/JSEE.2013.00047
• ELECTRONICS TECHNOLOGY • Previous Articles Next Articles
Shahrukh Agha∗, Shahid Khan, Shahzad Malik, and Raja Riaz
Online:
Published:
Abstract:
Low power and real time very large scale integration (VLSI) architectures of motion estimation (ME) algorithms for mobile devices and applications are presented. The power reduction is achieved by devising a novel correction recovery mechanism based on algorithms which allow the use of reduced bit sum of absolute difference (RBSAD) metric for calculating matching error and conversion to full resolution sum of absolute difference (SAD) metric whenever necessary. Parallel and pipelined architectures for high throughput of full search ME corresponding to both the full resolution SAD and the generalized RBSAD algorithm are synthesized using Xilinx Synthesis Tools (XST), where the ME designs based on reduced bit (RB) algorithms demonstrate the reduction in power consumption up to 45% and/or the reduction in area up to 38%.
Shahrukh Agha, Shahid Khan, Shahzad Malik, and Raja Riaz. Reduced bit low power VLSI architectures for motion estimation[J]. Journal of Systems Engineering and Electronics, 2013, 24(3): 382-.
0 / / Recommend
Add to citation manager EndNote|Reference Manager|ProCite|BibTeX|RefWorks
URL: https://www.jseepub.com/EN/10.1109/JSEE.2013.00047
https://www.jseepub.com/EN/Y2013/V24/I3/382